# Introduction to Parallel Programming using GPUs

# Let us take hypothetical application

|        | Routine A | Routine B | Others | Total time | Speedup |
|--------|-----------|-----------|--------|------------|---------|
| Serial | 75        | 20        | 5      | 100        | 1       |

|         | Routine A | Routine B | Others | Total time | Speedup |
|---------|-----------|-----------|--------|------------|---------|
| Serial  | 75        | 20        | 5      | 100        | 1       |
| 3 Cores | 25        | 20        | 5      | 50         | 2       |

|         | Routine A | Routine B | Others | Total time | Speedup |
|---------|-----------|-----------|--------|------------|---------|
| Serial  | 75        | 20        | 5      | 100        | 1       |
| 3 Cores | 25        | 20        | 5      | 50         | 2       |
| 5 Cores | 15        | 20        | 5      | 40         | 2.5     |

|          | Routine A | Routine B | Others | Total time | Speedup |
|----------|-----------|-----------|--------|------------|---------|
| Serial   | 75        | 20        | 5      | 100        | 1       |
| 3 Cores  | 25        | 20        | 5      | 50         | 2       |
| 5 Cores  | 15        | 20        | 5      | 40         | 2.5     |
| 10 Cores | 7.5       | 20        | 5      | 32.5       | 3.07    |

|          | Routine A | Routine B | Others | Total time | Speedup |
|----------|-----------|-----------|--------|------------|---------|
| Serial   | 75        | 20        | 5      | 100        | 1       |
| 3 Cores  | 25        | 20        | 5      | 50         | 2       |
| 5 Cores  | 15        | 20        | 5      | 40         | 2.5     |
| 10 Cores | 7.5       | 20        | 5      | 32.5       | 3.07    |
| 15 Cores | 5         | 20        | 5      | 30         | 3.33    |

|          | Routine A | Routine B | Others | Total time | Speedup |
|----------|-----------|-----------|--------|------------|---------|
| Serial   | 75        | 20        | 5      | 100        | 1       |
| 3 Cores  | 25        | 20        | 5      | 50         | 2       |
| 5 Cores  | 15        | 20        | 5      | 40         | 2.5     |
| 10 Cores | 7.5       | 20        | 5      | 32.5       | 3.07    |
| 15 Cores | 5         | 20        | 5      | 30         | 3.33    |
| 25 Cores | 3         | 20        | 5      | 28         | 3.57    |

|          | Routine A | Routine B | Others | Total time | Speedup |
|----------|-----------|-----------|--------|------------|---------|
| Serial   | 75        | 20        | 5      | 100        | 1       |
| 3 Cores  | 25        | 20        | 5      | 50         | 2       |
| 5 Cores  | 15        | 20        | 5      | 40         | 2.5     |
| 10 Cores | 7.5       | 20        | 5      | 32.5       | 3.07    |
| 15 Cores | 5         | 20        | 5      | 30         | 3.33    |
| 25 Cores | 3         | 20        | 5      | 28         | 3.57    |
| 75 Cores | 1         | 20        | 5      | 26         | 3.84    |

|                  | Routine A | Routine B | Others | Total time | Speedup |
|------------------|-----------|-----------|--------|------------|---------|
| Serial           | 75        | 20        | 5      | 100        | 1       |
| 3 Cores          | 25        | 20        | 5      | 50         | 2       |
| 5 Cores          | 15        | 20        | 5      | 40         | 2.5     |
| 10 Cores         | 7.5       | 20        | 5      | 32.5       | 3.07    |
| 15 Cores         | 5         | 20        | 5      | 30         | 3.33    |
| 25 Cores         | 3         | 20        | 5      | 28         | 3.57    |
| 75 Cores         | 1         | 20        | 5      | 26         | 3.84    |
| Infinite # cores | 0         | 20        | 5      | 25         | 4       |

|                  | Routine A | Routine B | Others | Total time | Speedup |
|------------------|-----------|-----------|--------|------------|---------|
| Serial           | 75        | 20        | 5      | 100        | 1       |
| 5 Cores          | 15        | 4         | 5      | 24         | 4.16    |
| 10 Cores         | 7.5       | 2         | 5      | 14.5       | 6.89    |
| Infinite # cores | 0         | 0         | 5      | 5          | 20      |

|                  | Routine A | Routine B | Others | Total time | Speedup |
|------------------|-----------|-----------|--------|------------|---------|
| Serial           | 75        | 24        | 1      | 100        | 1       |
| Infinite # cores | 0         | 0         | 1      | 1          | 100     |

# Optional reading:

Amdahl's law Gustafson's law

# Parallel Programming Workflow

- 1) Take correct serial code with sample input testcases (small, medium, large) and example outputs (for verification)
- 2) Profile the code
- 3) Select the most time consuming routine / code
- 4) Parallelize this routine
- 5) Repeat steps 2,3,4 until all (most) of the routines are parallelized

# Sample input testcases and output verification

#### Input Testcases

- Small: smaller testcase for development and testing, should not take more than few minutes
- Medium : Typical problem size you use regularly
- Large: Problem size you really want to target once you have parallel version of the code

#### Output verification

- Floating point numbers will not match exactly. Not even serial codes compiled with different compilers on same processor or different processor architecture!
- We should define method for error/difference calculation and acceptable error/difference tolerance.
- Number of testcases : varies; but should cover all the different parts of the codes
  - boundary conditions, different cell types etc

## **GPGPU Programming**

# Why GP-GPU?



Source: CUDA C Programming Guide (NVIDIA)

# Why GP-GPU?



Source: CUDA C Programming Guide (NVIDIA)

Where is my GPU?









How it differs from CPU?

### CPU vs GPU



Source: CUDA C Programming Guide (NVIDIA)

### 4th Generation Intel® Core™ Processor Die Map 22nm Tri-Gate 3-D Transistors



Quad core die shown above

Transistor count: 1.4 Billion

Die size: 177mm<sup>2</sup>

### CPU vs GPU

#### CPU

- Optimized for serial thread performance
- Good for complex tasks
- Few, large, complex cores
- Large number of transistors are allocated for Caches, Instruction Level Parallelism

### GPU

- Optimized for data parallel, throughput computations
- Large number of very small, simple cores
- More number of transistors are allocated for computations

# How to program these GPUs for general purpose computing?

# Programmer's View



# **Programming GPUs**

- CUDA
- OpenCL
- OpenMP 4.0+
- OpenACC
- . . .

## Pseudo Code (old method)

- 1. Allocate and initialize memory on Host (CPU)
- 2. Allocate memory on Device (GPU)
- 3. Transfer data from Host memory to Device memory
- 4. Launch "kernel" on the Device large number of threads execute in parallel on Device
- 5. Transfer results from Device memory to Host memory
- 6. De-allocate all the memory and terminate the program







Copy data from Host memory to Device memory





Transfer the results from Device memory to Host memory



De-allocate the memories and terminate the program

## Pseudo Code (new method)

- 1. Allocate and initialize Host Memory
- 2. Launch "kernel" on the Device large number of threads execute in parallel on Device (Magic Step!)
- 3. De-allocate all the memory and terminate the program



# Step 2 (Magic Step!)





De-allocate the memory and terminate the program

### Introduction to CUDA

### **CUDA**

- Parallel computing platform and application programming interface (API)
- Nvidia Corp.- General Purpose Graphics Processing Unit (GPGPU)
- Supports most of the today's Nvidia's gaming cards.
- Platforms
  - Geforce : Desktop
  - Quadro : Workstation
  - Tesla: Datacenter
  - Tegra, Jetson, Drive : Embeded

# Structure of a CUDA Code

C Program Sequential Execution Host Serial code Parallel kernel Device Kernel0 < < < > > > () Grid 0 Block (0, 0) Block (1, 0) Block (2, 0) Block (0, 1) Block (1, 1) Block (2, 1) Host Serial code Device Parallel kernel Grid 1 Kernel1 < < < > > () Block (0, 0) Block (1, 0) \*\*\*\*\*\* Block (0, 1) Block (1, 1) \*\*\*\*\*\* Block (0, 2) Block (1, 2)

Source: CUDA C Programming Guide (NVIDIA)

# Threads, Blocks and Grid(s)



Source: CUDA C Programming Guide (NVIDIA)

## Vector addition (old method)

```
int m[200], n[200], p[200],*md, *nd,*pd;
int size = 200 * sizeof(int);
// Initialize array m and array n
. . .
cudaMalloc(&md, size);
cudaMemcpy(md, m, size, cudaMemcpyHostToDevice);
cudaMalloc(&nd, size);
cudaMemcpy(nd, n, size, cudaMemcpyHostToDevice);
cudaMalloc(&pd, size);
arradd <<< 1,200 >>> (md,nd,pd);
cudaMemcpy(p, pd, size, cudaMemcpyDeviceToHost);
cudaFree(md);
cudaFree(nd);
cudaFree(pd);
```

### "Kernel" function

```
__global___ void arradd(int* md, int* nd, int* pd)
{
int myid = threadIdx.x;

pd[myid] = md[myid] + nd[myid];
}
```

# Questions?

Thank you.